

|                                        | er-level solutions                   | 3.05 level soluti                                        | ons                                          |
|----------------------------------------|--------------------------------------|----------------------------------------------------------|----------------------------------------------|
| 1. Race condition & critical - Section | Process Synd                         | pronization                                              | 34: Classical Problems of<br>Synchronization |
|                                        | why is i                             | t necessary?                                             |                                              |
| ex coutie                              | tency<br>Unes depend<br>ons from con | 1 on the ords<br>current proc                            | er of instruction                            |
| munner                                 | nt processes we need m               | uchanuims to                                             | ensure the orderly                           |
| 1. Rac                                 | ie Condition a                       | Critical Cection                                         | M                                            |
| race condition:                        |                                      | ly thying to                                             | threads are change the value                 |
| critical section                       | changing Shared da                   | of code resp<br>data (basi<br>ta is access<br>being mode | ically where ed)                             |
| protocol needed in its critical        | such that o<br>section at a          | nly one pro                                              | cess can execute                             |
| <b>1</b>                               |                                      |                                                          |                                              |

|    | Solution                                                                                                                                                                                                      |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. | Disabling interrupts when one process enters its critical section works only for single processor systems                                                                                                     |
|    | not feasible for multiprocessor environment as disabling interrupts can be time consuming Emessage must be sent to all cores), an system clock which is kept updated by the interrupts will also be affected. |
|    |                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                               |

|    | JUSUR -> 3 algos  TestAnd Set; atomic instruction  OS -> hw sync integer shared variable  SOLUTION  STRUCTURE                                                                                                                                                                                                                                           |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | entry  critical section  exit  remainder section ← non critical section executions                                                                                                                                                                                                                                                                      |
|    | PROPERTIES + ASSUMPTIONS                                                                                                                                                                                                                                                                                                                                |
| Α. | each process is guaranteed to make progress over time in the critical and remainder sections                                                                                                                                                                                                                                                            |
| ρ  | mutual exclusion: only 1 thread or process can be executing code at once in the critical section                                                                                                                                                                                                                                                        |
| 2  | progress: if no process is executing in its critical section and there exist processes that wish to enter their critical section, then the selection of the next process to enter the critical section cannot be postponed indefinitely basically, a process not in the critical section cant block other processes from entering the critical section. |
|    |                                                                                                                                                                                                                                                                                                                                                         |

| 3 | bounded vaiting: after a process has requested to enter the critical section, other processes can enter their critical sections only a bounded number of times |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | 2 & 3 ensure that a process isn't forener stuck in the entry section                                                                                           |
|   |                                                                                                                                                                |
|   |                                                                                                                                                                |
|   |                                                                                                                                                                |
|   |                                                                                                                                                                |

|               | ME assume a process is in the critical for data in consistency                         |
|---------------|----------------------------------------------------------------------------------------|
|               | prog no process is in the critical scotton, will it crop another process from entering |
|               | BW infinite auting in?                                                                 |
|               | 2. user-level Solution                                                                 |
|               | See that OS                                                                            |
|               | intervention is needed.                                                                |
|               | Algorithm 1                                                                            |
|               |                                                                                        |
| •             | shared variable int turn'                                                              |
|               | when turn = i, Pi can enter critical section                                           |
|               | entry: while (turn!=i),                                                                |
|               | exit: turn = $k$ for 2 processes, $k = 0$ ther process $P_0, P_1$ number               |
| cross-check.  | • • • •                                                                                |
| —→            | mutual exclusion:                                                                      |
| $\rightarrow$ | progress: X, if tum=0 & Po is in a long remainder                                      |
|               | section ("lihile(1) loop or blocked 1/0) and P,                                        |
|               | is done and wants to enter the initical section,                                       |
|               | it can't until Po docs.                                                                |
| $\rightarrow$ | bounded waiting: V, assuming turn is updated in a                                      |
|               | fair manner.                                                                           |
|               |                                                                                        |
|               | algorithm 2 -> Peterson's                                                              |
|               | <u>.                                      </u>                                         |
| •             | shared variable boolean flag[2]                                                        |
|               | initially, flag[0] = flag[1] = false                                                   |
|               | flag[i] = true, li can enter                                                           |
|               | entry flag[i] - true show interest                                                     |
|               | while (flag[k]); \to wait for Pk to leave                                              |
|               | exit: flag[i] = false;                                                                 |
| $\rightarrow$ | ME : ✓                                                                                 |
| $\rightarrow$ | Progress: X, if after Po→flagio], context switches and Pi→ Flag[i]=t                   |
| <b>→</b>      | ·                                                                                      |
| ,             | BW: once Po+ pag[o] = true, Pr cannot enter unitical section                           |
|               |                                                                                        |

|               | Algonithm 3                                                                                                  |
|---------------|--------------------------------------------------------------------------------------------------------------|
| •             | a umbination:  flag[i] = true ⇒ P; ready to enter critical section  turn = i → P; can enter critical section |
|               | entry: flag[i] = true;<br>turn = k;<br>while (flag[k] and furn = k);<br>exit: flag[i] = fabe,                |
| $\rightarrow$ |                                                                                                              |
|               | BW: Vascuming turn is upadied fairly                                                                         |
|               |                                                                                                              |
|               |                                                                                                              |
|               |                                                                                                              |
|               |                                                                                                              |

|               | ion level           |                                            | → nigh level                                                |
|---------------|---------------------|--------------------------------------------|-------------------------------------------------------------|
|               | synchronization     | semaphore                                  |                                                             |
|               | hard ware           | 1                                          | monitor                                                     |
|               | 3.                  | OS-level solutions                         | 1                                                           |
|               | ·                   |                                            |                                                             |
|               | Syi                 | nchronization Har                          | dwar                                                        |
|               |                     |                                            |                                                             |
| •             | atomic hardware     |                                            | each cuail alors.                                           |
|               | non-Interv          | ruptible (no conto<br>inorder without      | TXT - SWITCHES)                                             |
|               | , oxcuma            | ONO POWO VITOWIA                           | promplion                                                   |
| •             | Test And Set: to    | st and modify t                            | he content of a main                                        |
|               | m                   | emory word ato                             | he content of a main mically                                |
|               |                     |                                            | <u> </u>                                                    |
|               | when the operau     | tion is called, in                         | terrupt is disabled<br>he operation is exited.              |
|               | and it is unabled   | d right before H                           | he operation is exited.                                     |
|               | boolean Test And Co | et (hoolean * tarau                        | + ) .                                                       |
|               | hoplean ry          | ut (boolean * targu<br>= *target;<br>true; | ← get current value                                         |
|               | *target =           | true;                                      | - store true                                                |
|               | return rv;          |                                            | return old value                                            |
|               | <u> </u>            |                                            |                                                             |
|               | 1/0/6 - 1 /         | 1,-1, 17h                                  |                                                             |
|               | Variable shared     |                                            |                                                             |
|               | initially lock:     | lock veturni false                         | , then process can                                          |
|               | enter unitical se   |                                            | 1 11000 107000003 3355                                      |
|               |                     |                                            |                                                             |
|               | entry while (Tes    | tAndSet(&lock)),                           | if lock: false, proceed release lock on entrance, lock: the |
|               | exit work = faw     | C ;                                        | release lock                                                |
| <b>→</b>      | ME: V               |                                            | on entrance, lock : the                                     |
| $\rightarrow$ |                     | Calva - none in criti                      | ical ce, nent war.                                          |
|               | execute             | Testandset will ent                        | cal sci, next process to the contribution                   |
| $\rightarrow$ | bounded waiting:    | if movey A is fall                         | ter than B, if would keep                                   |
|               |                     | holding the wik.                           | ter than B, it would keep                                   |
|               |                     | •                                          |                                                             |

Semaphone widely used Semaphore S integer shared variable accessible by 2 atomic system calls enter waiting 570, S--; else Wait(); State or busy wonting Ly S <= 0 Stt; pros so, no context allows a process to use switch overhead cry time continuously cons: metricum if writight while waiting sections are cong as waste of cry time. 2 types when shared resource has many instances integer value can range over an unréstricted domain Binary Semaphore integer value can never be greater than one usually used for a lock for mutual exclusion variable shared: simaphore mutex; (initially mutex: 1) sangier if mutex = 1, process executes wait (mutex) and then it enters critical section enturs if S=1 → no while loop as it is implemented in wait already Wait (mutex); decrements Signal (mutex); S(S=0) bwy wait, keeps polling L'value of S increments S (S=1) good for short time « advantage that no content switch occur



|                                                          | Semaphor                                    | re Blocking                                                                                               |          |
|----------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------|
| Defining                                                 | semaphore as a                              | vevord                                                                                                    |          |
| typedet                                                  | struct L                                    | queue that stores the                                                                                     |          |
|                                                          | alire,                                      | processes waiting on the                                                                                  | is       |
| Struct                                                   | process *L; -                               | semaphore in the form                                                                                     | - //     |
| y sema                                                   | process *L; -                               | a PCB list                                                                                                |          |
|                                                          | V                                           |                                                                                                           |          |
| · basic ide                                              | a i when a poor                             | cell is in its CS officer more                                                                            | AA COO   |
| Desire 100                                               |                                             | cess is in its cs, other proc<br>nter will be blocked                                                     | W 1 64   |
|                                                          |                                             | aiting processes wont consur                                                                              | ne       |
|                                                          | the critical s                              | section, unlike the busy wai                                                                              | ting     |
|                                                          | of the previ                                | ious implementation                                                                                       | J        |
| operation                                                | n.A                                         | imp note:                                                                                                 |          |
| porwitori                                                |                                             | context (witch=                                                                                           | shift    |
| block ()                                                 |                                             | context (witch = kemer mode = kemer mode ≠ switch                                                         | conte    |
|                                                          | ue current process                          | from ready queue                                                                                          |          |
| - acquei                                                 | •                                           | lict 1                                                                                                    |          |
| → enque                                                  | me the process to                           | 1181                                                                                                      |          |
| → enque                                                  | we the process to<br>ge state to walf       | ting ~ lead to use to the                                                                                 |          |
| → enque                                                  | we the process to<br>Je state to walf       | ting eleads to context switch                                                                             |          |
| → enque<br>→ chang<br>wakeup (                           | Je state to walt                            | ting eleads to context switch                                                                             | 0.0      |
| → enque<br>→ chang<br>wakeup (<br>→ deque                | ge state to walt<br>()<br>We a process from | hing leads to context switch    kenny   whangether with more the                                          | igs      |
| → enque<br>→ chang<br>wakeup (<br>→ dequel<br>→ enque    | ge state to walt<br>()<br>We a process from | m L leads to context switch    kennel   wir mode     to ready queue   next process                        | igs<br>s |
| → enque<br>→ chang<br>) wakeup (<br>→ dequel<br>→ enque  | ge state to walt<br>()<br>We a process from | ting leads to context switch    kennel   change thun   wich mode     to ready queue   next process   ad-y | igs      |
| → enque<br>→ chang<br>) wake up (<br>→ dequel<br>→ enque | ge state to walt<br>()<br>We a process from | hing leads to context switch  kenned  thangethun  to ready queue  ad.y  picked                            | rgj      |
| → enque<br>→ chang<br>) wakeup (<br>→ dequel<br>→ enque  | ge state to walt<br>()<br>We a process from | thing leads to context switch    kennel   change thun   wich mode   next process   ad.y   picked   using  | igs<br>s |
| → enque<br>→ chang<br>wakeup (<br>→ dequel<br>→ enque    | ge state to walt<br>()<br>We a process from | hing leads to context switch  kenned  thangethun  to ready queue  ad.y  picked                            | rgj      |

|                                                                                      | exit:                                                  | Walt(S)<br>Signal (S)                                  |                                                                     |
|--------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------|
|                                                                                      | Implementation                                         | wanting to<br>enter has a<br>separate<br>queure<br>(L) | so when one process is fone, another is added to ready queux from L |
|                                                                                      | wait(S):                                               | - (L)                                                  | Signal (S):                                                         |
| if S.va <=0<br>· block<br>: we do<br>s,<br>that condition<br>changes to<br>S.val · 0 | S. value;  If (S. value <0) \ block()                  |                                                        | S.value ++;<br>u<=oif (S.value<=0){<br>up wakeup(P)                 |
|                                                                                      | S. value indicates the (if $=-2 \Rightarrow 2$ waiting | number of                                              | ! waiting processes                                                 |
|                                                                                      | (if $=-2 \Rightarrow 2$ waiting                        | processes)                                             | ,                                                                   |
|                                                                                      |                                                        |                                                        |                                                                     |
|                                                                                      | Atomic? Yes                                            |                                                        |                                                                     |
|                                                                                      | Case 1                                                 |                                                        | Case 2                                                              |
| 1                                                                                    | initially s.value = 1                                  | 1.                                                     | Initially S-value = -1                                              |
|                                                                                      | Po-executes s.value;                                   |                                                        | (P2 blocked)                                                        |
|                                                                                      | Context switch from Po>                                | Ρ <sub>ι</sub> 2.                                      | Po executes S. value ++;                                            |
| 4 .                                                                                  | Process P, executes S val                              |                                                        | Context Switch from Po to Pi                                        |
| _                                                                                    | and blocks: S. value =                                 |                                                        | Prexecuter S. value++;                                              |
|                                                                                      | Context Switch from P, >                               | Po                                                     | and exits No wakeup(P2)                                             |
| 0 .<br>7                                                                             | Process Po also blocks<br>no progress for Po & P.      |                                                        | : s. value = 1 instead of<br>s.value = 0                            |
| т.                                                                                   | 700 p. 097 (D2 ) 01 10 2 11                            | 5.                                                     | Context Switch back to Pi                                           |
|                                                                                      |                                                        |                                                        | doesn't wake up : S. value:1                                        |
|                                                                                      | ALL VPPATES + CHECKS F<br>S SHOULD BE ATOMIC           | 6.                                                     | no progress for P2                                                  |
|                                                                                      |                                                        |                                                        |                                                                     |

|               | but if wait and cignal are atomic then this won't be an issue?                |
|---------------|-------------------------------------------------------------------------------|
|               | won't be an issue?                                                            |
|               |                                                                               |
| •             | why S; before blocking?                                                       |
|               |                                                                               |
|               | Reep in mind: 600ck leads to context Switch                                   |
|               | because we enter waiting state and                                            |
|               | correct?   because we enter waiting state and the eventually a context switch |
|               | occurs.                                                                       |
|               |                                                                               |
| $\Rightarrow$ | blw block() and S. value, a context switch                                    |
|               | would occur                                                                   |
|               | <b>↓</b>                                                                      |
|               | if it does, mutual exclusion is violated                                      |
|               |                                                                               |
| ej.           | S. val = 0                                                                    |
| 7             | Po executes block()                                                           |
|               | P, executes signal(s) to uncrement sival to 1, oxecutes                       |
|               | walkeup (Po). by making 5. val=0                                              |
|               | Pa everuter matt(s) locks & enters critical section                           |

Po executer sevalue --; enters vritical section the value of S. val is due to block ) being already executed.

2. Dining-Philocophers Problem 3. Readers & Writers Problem Classical Problems of Synchronization 1. Producer-Consumer with Bounded Buffer multiple producers, multiple consumers, bounded buffer shared resources ⇒ counting semaphones here, the shared resource is buffer [n] Semaphores full, empty, mutex = binary for mutual exclusion to update full = 0 = consumer check if empty buffer empty = n = prod check if full mutex = 1 mutex = 1 item nextfroduced; while (1) { produce next noduced; wait (empty); -> consume one empty stoll wait (mutex); Producer add next Produced to buffer; signal (mutex); signal (full); → signal consumers item nextConsumed; while (1) { wait (full / j Consumer wai+(mutex); nextlonsumed = item from buffer; Signal(mutex); Signal (empty); consume the item prext consumed;

|   | 2. Dining-Philosophers Problem                                |
|---|---------------------------------------------------------------|
|   | 5 philosophers dining OR thinking only if 2 chapeticks        |
| • | 5 plates, 5 chopsticks                                        |
|   | shared resource                                               |
|   | hen a 5 semaphores                                            |
|   | wait (left)                                                   |
|   | wait (right) eat   leads to possible dead tock                |
|   | signal(teft)                                                  |
|   | signal (right) think                                          |
|   | solutions                                                     |
|   | 1. at most 4 3. Asymmetric                                    |
|   | Simultaneously Solution:                                      |
|   | hungry 2. Allow pickup odd: left thun only if both phil night |
|   | chopsticks are even: right                                    |
|   | available prod then left                                      |

```
3. Reader - Writers Problem

Sanario: common file
writer needs exclusive access
readers can concurrently access

1st reader: before reading; block writers
last reader: after reading, allow writers
readers are given preference

if reader reading, more readers can
access

Chard data
int readcount = 0; — tracks no of readers in the
database

Semaphore
```

Prous writing is performed

signal (rurt);

[wait (mutex);

read count + + ;

Reader if (read count == 1) Wait (wrl-); first reader things

Prous Signal (mutex);

reading is performed

wait (mutex);

reads und --;

if (read count == 0) signal (wrt); sast reader things

Signal (mutex)